# SiFive U54 Core Complex Manual v1p1 © SiFive, Inc. # **SiFive U54 Core Complex Manual** ### **Proprietary Notice** Copyright © 2018, SiFive Inc. All rights reserved. Information in this document is provided "as is," with all faults. SiFive expressly disclaims all warranties, representations, and conditions of any kind, whether express or implied, including, but not limited to, the implied warranties or conditions of merchantability, fitness for a particular purpose and non-infringement. SiFive does not assume any liability rising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation indirect, incidental, special, exemplary, or consequential damages. SiFive reserves the right to make changes without further notice to any products herein. #### **Release Information** | Version Date | | Changes | |--------------|-----------------|------------------------------------------------------------------------| | v1p1 | August 22, 2018 | <ul> <li>Corrected CLINT base address in the Clint chapter.</li> </ul> | | v1p0 | July 24, 2018 | Initial release | # **Contents** | 1 | Int | roduction | 5 | |---|------|----------------------------------|----| | | 1.1 | U54 Core Complex Overview | 5 | | | 1.2 | U54 RISC-V Core | 6 | | | 1.3 | Debug Support | 6 | | | 1.4 | Interrupts | 7 | | | 1.5 | Memory System | 7 | | 2 | Lis | st of Abbreviations and Terms | 8 | | 3 | U5 | 4 RISC-V Core | 10 | | | 3.1 | Instruction Memory System | 10 | | | 3 | 3.1.1 I-Cache Reconfigurability | 11 | | | 3.2 | Instruction Fetch Unit | 11 | | | 3.3 | Execution Pipeline | 11 | | | 3.4 | Data Memory System | 12 | | | 3.5 | Atomic Memory Operations | 12 | | | 3.6 | Floating-Point Unit (FPU) | 13 | | | 3.7 | Virtual Memory Support | 13 | | | 3.8 | Local Interrupts | 13 | | | 3.9 | Supported Modes | 13 | | | 3.10 | Physical Memory Protection (PMP) | 14 | | | 3 | 3.10.1 Functional Description | 14 | | | 3 | 3.10.2 Region Locking | 14 | | | 3.11 | Hardware Performance Monitor | 14 | | 4 | Me | emory Map | 17 | | 5 | Int | errupts | 18 | | | 5 1 | Interrunt Concents | 18 | | | 5.2 | Inte | rrupt Operation | 19 | |---|-----|--------|--------------------------------------------|----| | | | 5.2.1 | Interrupt Entry and Exit | 19 | | | 5.3 | Inte | rrupt Control Status Registers | 20 | | | | 5.3.1 | Machine Status Register (mstatus) | 20 | | | | 5.3.2 | Machine Trap Vector (mtvec) | 21 | | | | 5.3.3 | Machine Interrupt Enable (mie) | 22 | | | | 5.3.4 | Machine Interrupt Pending (mip) | 22 | | | | 5.3.5 | Machine Cause (mcause) | 23 | | | 5.4 | Sup | ervisor Mode Interrupts | 24 | | | | 5.4.1 | Delegation Registers (m*deleg) | 25 | | | | 5.4.2 | Supervisor Status Register (sstatus) | 26 | | | | 5.4.3 | Supervisor Interrupt Enable Register (sie) | 27 | | | | 5.4.4 | Supervisor Interrupt Pending (sip) | 27 | | | | 5.4.5 | Supervisor Cause Register (scause) | 28 | | | | 5.4.6 | Supervisor Trap Vector (stvec) | 29 | | | | 5.4.7 | Delegated Interrupt Handling | 30 | | | 5.5 | Inte | rrupt Priorities | 31 | | | 5.6 | Inte | rrupt Latency | 32 | | C | _ | oro I | and Intervienter (CLINIT) | 00 | | 6 | | | Local Interruptor (CLINT) | | | | 6.1 | | NT Memory Map | | | | 6.2 | | P Registers | | | | 6.3 | | er Registers | | | | 6.4 | Sup | ervisor Mode Delegation | 34 | | 7 | Р | latfoi | m-Level Interrupt Controller (PLIC) | 35 | | | 7.1 | | nory Map | | | | 7.2 | Inte | rrupt Sources | 37 | | | 7.3 | Inte | rrupt Priorities | 37 | | | 7.4 | Inte | rrupt Pending Bits | 37 | | | 7.5 | Inte | rrupt Enables | 38 | | | 7.6 | | rity Thresholds | | | | 7.7 | Inte | rrupt Claim Process | 39 | | | | | | | | | 7.8 Inte | errupt Completion | 39 | |---|----------|----------------------------------------------------------|----| | 8 | Level | 2 Cache Controller | 41 | | | 8.1 Lev | vel 2 Cache Controller Overview | 41 | | | 8.2 Fur | nctional Description | 41 | | | 8.2.1 | Way Enable and the L2 Loosely Integrated Memory (L2-LIM) | 42 | | | 8.2.2 | Way Masking and Locking | 43 | | | 8.2.3 | L2 Scratchpad | 43 | | | 8.3 Me | mory Map | 44 | | | 8.4 Re | gister Descriptions | 46 | | | 8.4.1 | Cache Configuration Register (Config) | 46 | | | 8.4.2 | Way Enable Register (WayEnable) | 46 | | | 8.4.3 | Cache Flush Registers (Flush*) | 46 | | | 8.4.4 | Way Mask Registers (WayMask*) | 46 | | 9 | Debug | g | 49 | | | 9.1 Del | bug CSRs | 49 | | | 9.1.1 | Trace and Debug Register Select (tselect) | 49 | | | 9.1.2 | Trace and Debug Data Registers (tdata1-3) | 50 | | | 9.1.3 | Debug Control and Status Register (dcsr) | 51 | | | 9.1.4 | Debug PC dpc | 51 | | | 9.1.5 | Debug Scratch dscratch | 51 | | | 9.2 Bre | eakpoints | 51 | | | 9.2.1 | Breakpoint Match Control Register mcontrol | 51 | | | 9.2.2 | Breakpoint Match Address Register (maddress) | 53 | | | 9.2.3 | Breakpoint Execution | 53 | | | 9.2.4 | Sharing Breakpoints Between Debug and Machine Mode | 54 | | | 9.3 Del | bug Memory Map | 54 | | | 9.3.1 | Debug RAM and Program Buffer (0x300–0x3FF) | 54 | | | 9.3.2 | Debug ROM (0x800–0xFFF) | 54 | | | 9.3.3 | Debug Flags (0x100-0x110, 0x400-0x7FF) | 55 | | | 9.3.4 | Safe Zero Address | 55 | | 10 | References | 56 | |----|------------|----| | ΤO | References | 50 | # **Chapter 1** # Introduction SiFive's U54 Core Complex is a high performance, full-Linux-capable, cache-coherent 64-bit RISC-V processor available as an IP block. The SiFive U54 Core Complex is guaranteed to be compatible with all applicable RISC-V standards, and this document should be read together with the official RISC-V user-level, privileged, and external debug architecture specifications. A summary of features in the U54 Core Complex can be found in Table 1. | U54 Core Complex Feature Set | | | | |------------------------------|---------------------------------------------------------------|--|--| | Feature | Description | | | | Number of Harts | 1 Hart. | | | | U54 Core | 1× U54 RISC-V core. | | | | Local Interrupts | 16 Local Interrupt signals per hart which can be connected to | | | | | off core complex devices. | | | | PLIC Interrupts | 128 Interrupt signals which can be connected to off core | | | | | complex devices. | | | | PLIC Priority Levels | The PLIC supports 7 priority levels. | | | | Hardware Breakpoints | 2 hardware breakpoints. | | | | Physical Memory Protection | PMP with 8 x regions and a minimum granularity of 4 bytes. | | | | Unit | | | | **Table 1:** U54 Core Complex Feature Set # 1.1 U54 Core Complex Overview An overview of the SiFive U54 Core Complex is shown in Figure 1. This RISC-V Core IP includes a 64-bit RISC-V microcontroller core, memory interfaces including an instruction cache as well as instruction tightly integrated memory, a data cache, local and global interrupt support, physical memory protection, a debug unit, and three outgoing Ports. The U54 Core Complex memory map is detailed in Chapter 4, and the interfaces are described in full in the U54 Core Complex User Guide. #### 1.2 U54 RISC-V Core The U54 Core Complex includes a 64-bit U54 RISC-V core, which has a high-performance single-issue in-order execution pipeline, with a peak sustainable execution rate of one instruction per clock cycle. The U54 core supports Machine, Supervisor, and User privilege modes as well as standard Multiply, Single-Precision Floating Point, Double-Precision Floating Point, Atomic, and Compressed RISC-V extensions (RV64IMAFDC). The core is described in more detail in Chapter 3. # 1.3 Debug Support The U54 Core Complex provides external debugger support over an industry-standard JTAG port, including 2 hardware-programmable breakpoints per hart. Debug support is described in detail in Chapter 9, and the debug interface is described in the U54 Core Complex User Guide. ### 1.4 Interrupts The U54 Core Complex supports 16 high-priority, low-latency local vectored interrupts per-hart. This Core Complex includes a RISC-V standard platform-level interrupt controller (PLIC), which supports 128 global interrupts with 7 priority levels. This Core Complex also provides the standard RISC-V machine-mode timer and software interrupts via the Core-Local Interruptor (CLINT). Interrupts are described in Chapter 5. The CLINT is described in Chapter 6. The PLIC is described in Chapter 7. ### 1.5 Memory System The U54 Core Complex memory system has Tightly Integrated InstructionMemory sub-systems optimized for high performance. The instruction subsystem consists of a 16 KiB 4-way instruction cache with the ability to reconfigure a single way into a fixed-address tightly integrated memory. The data subsystem is comprised of a high performance 16 KiB 4 data cache. The memory system is described in more detail in Chapter 3. # **Chapter 2** # **List of Abbreviations and Terms** | Term | Definition | | | | |-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | BHT | Branch History Table | | | | | ВТВ | Branch Target Buffer | | | | | RAS | Return-Address Stack | | | | | CLINT | Core-Local Interruptor. Generates per-hart software interrupts and timer interrupts. | | | | | CLIC | Core-Local Interrupt Controller. Configures priorities and levels for core local interrupts. | | | | | hart | HARdware Thread | | | | | DTIM | Data Tightly Integrated Memory | | | | | ITIM | Instruction Tightly Integrated Memory | | | | | JTAG | Joint Test Action Group | | | | | LIM | Loosely Integrated Memory. Used to describe memory space delivered in a SiFive Core Complex but not tightly integrated to a CPU core. | | | | | PMP | Physical Memory Protection | | | | | PLIC Platform-Level Interrupt Controller. The global interrupt controller in a RISC-V system. | | | | | | TileLink | A free and open interconnect standard originally developed at UC Berkeley. | | | | | RO Used to describe a Read Only register field. | | | | | | RW | Used to describe a Read/Write register field. | | | | | WO | Used to describe a Write Only registers field. | | | | | WARL | Write-Any Read-Legal field. A register field that can be written with any value, but returns only supported values when read. | | | | | WIRI | Writes-Ignored, Reads-Ignore field. A read-only register field reserved for future use. Writes to the field are ignored, and reads should ignore the value returned. | | | | | WLRL | Write-Legal, Read-Legal field. A register field that should only be written with legal values and that only returns legal value if last written with a legal value. | | | | | WPRI | Writes-Preserve Reads-Ignore field. A register field that might contain unknown information. Reads should ignore the value returned, but writes to the whole register should preserve the original value. | | | | # **Chapter 3** # **U54 RISC-V Core** This chapter describes the 64-bit U54 RISC-V processor core used in the U54 Core Complex. The U54 processor core comprises an instruction memory system, an instruction fetch unit, an execution pipeline, a floating-point unit, a data memory system, a memory management unit, and support for local interrupts. The U54 feature set is summarized in Table 2. | Feature | Description | |---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | ISA | RV64IMAFDC. | | Instruction Cache | 16 KiB 4-way instruction cache. | | Instruction Tightly Integrated Memory | The U54 has support for an ITIM with a maximum size of 12 KiB. | | Data Cache | 16 KiB 4-way data cache. | | Virtual Memory Support | The U54 has support for Sv39 virtual memory support with a 39-bit virtual address space, 38-bit physical address space, and a 32-entry TLB. | | Modes | The U54 supports the following modes: Machine Mode, Supervisor Mode, User Mode. | **Table 2:** U54 Feature Set # 3.1 Instruction Memory System The instruction memory system consists of a dedicated 16 KiB 4-way set-associative instruction cache. The access latency of all blocks in the instruction memory system is one clock cycle. The instruction cache is not kept coherent with the rest of the platform memory system. Writes to instruction memory must be synchronized with the instruction fetch stream by executing a FENCE.I instruction. The instruction cache has a line size of 64 bytes, and a cache line fill triggers a burst access outside of the U54 Core Complex. The core caches instructions from executable addresses, with the exception of the Instruction Tightly Integrated Memory (ITIM), which is further described in Section 3.1.1. See the U54 Core Complex Memory Map in Chapter 4 for a description of executable address regions that are denoted by the attribute X. Trying to execute an instruction from a non-executable address results in a synchronous trap. #### 3.1.1 I-Cache Reconfigurability The instruction cache can be partially reconfigured into ITIM, which occupies a fixed address range in the memory map. ITIM provides high-performance, predictable instruction delivery. Fetching an instruction from ITIM is as fast as an instruction-cache hit, with no possibility of a cache miss. ITIM can hold data as well as instructions, though loads and stores from a core to its ITIM are not as performant as hits in the D-Cache. The instruction cache can be configured as ITIM for all ways except for 1 in units of cache lines (64 bytes). A single instruction cache way must remain an instruction cache. ITIM is allocated simply by storing to it. A store to the $n^{th}$ byte of the ITIM memory map reallocates the first n+1 bytes of instruction cache as ITIM, rounded up to the next cache line. ITIM is deallocated by storing zero to the first byte after the ITIM region, that is, 12 KiB after the base address of ITIM as indicated in the Memory Map in Chapter 4. The deallocated ITIM space is automatically returned to the instruction cache. For determinism, software must clear the contents of ITIM after allocating it. It is unpredictable whether ITIM contents are preserved between deallocation and allocation. ### 3.2 Instruction Fetch Unit The U54 instruction fetch unit contains branch prediction hardware to improve performance of the processor core. The branch predictor comprises a 28-entry branch target buffer (BTB) which predicts the target of taken branches, a 512-entry branch history table (BHT), which predicts the direction of conditional branches, and a 6-entry return-address stack (RAS) which predicts the target of procedure returns. The branch predictor has a one-cycle latency, so that correctly predicted control-flow instructions result in no penalty. Mispredicted control-flow instructions incur a three-cycle penalty. The U54 implements the standard Compressed (C) extension to the RISC-V architecture, which allows for 16-bit RISC-V instructions. ### 3.3 Execution Pipeline The U54 execution unit is a single-issue, in-order pipeline. The pipeline comprises five stages: instruction fetch, instruction decode and register fetch, execute, data memory access, and register writeback. The pipeline has a peak execution rate of one instruction per clock cycle, and is fully bypassed so that most instructions have a one-cycle result latency. There are several exceptions: - LW has a two-cycle result latency, assuming a cache hit. - LH, LHU, LB, and LBU have a three-cycle result latency, assuming a cache hit. - CSR reads have a three-cycle result latency. - MUL, MULH, MULHU, and MULHSU have a 1-cycle result latency. - DIV, DIVU, REM, and REMU have between a 2-cycle and 65-cycle result latency, depending on the operand values. The pipeline only interlocks on read-after-write and write-after-write hazards, so instructions may be scheduled to avoid stalls. The U54 implements the standard Multiply (M) extension to the RISC-V architecture for integer multiplication and division. The U54 has a 64-bit per cycle hardware multiply and a 1-bit per cycle hardware divide. The multiplier can only execute one operation at a time and will block until the previous operation completes. The hart will not abandon a Divide instruction in flight. This means if an interrupt handler tries to use a register that is the destination register of a divide instruction the pipeline stalls until the divide is complete. Branch and jump instructions transfer control from the memory access pipeline stage. Correctly-predicted branches and jumps incur no penalty, whereas mispredicted branches and jumps incur a three-cycle penalty. Most CSR writes result in a pipeline flush with a five-cycle penalty. # 3.4 Data Memory System The U54 data memory system has a 4-way set-associative 16 KiB write-back data cache that supports 64-byte cache lines. The access latency is two clock cycles for words and doublewords, and three clock cycles for smaller quantities. Misaligned accesses are not supported in hardware and result in a trap to support software emulation. The data caches are kept coherent with a directory-based cache coherence manager, which resides in the outer L2 cache. Stores are pipelined and commit on cycles where the data memory system is otherwise idle. Loads to addresses currently in the store pipeline result in a five-cycle penalty. ### 3.5 Atomic Memory Operations The U54 core supports the RISC-V standard Atomic (A) extension on the DTIM and the Peripheral Port. Atomic memory operations to regions that do not support them generate an access exception precisely at the core. The load-reserved and store-conditional instructions are only supported on cached regions, hence generate an access exception on DTIM and other uncached memory regions. See *The RISC-V Instruction Set Manual, Volume I: User-Level ISA, Version 2.1* for more information on the instructions added by this extension. ### 3.6 Floating-Point Unit (FPU) The U54 FPU provides full hardware support for the IEEE 754-2008 floating-point standard for 32-bit single-precision and 64-bit double-precision arithmetic. The FPU includes a fully pipelined fused-multiply-add unit and an iterative divide and square-root unit, magnitude comparators, and float-to-integer conversion units, all with full hardware support for subnormals and all IEEE default values. # 3.7 Virtual Memory Support The U54 has support for virtual memory through the use of a Memory Management Unit (MMU). The MMU supports the Bare and Sv39 modes as described in *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10.* The U54 MMU has a 39 virtual address space mapped to a 38 physical address space. A hardware page-table walker refills the address translation caches. Both first-level instruction and data address translation caches are fully associative and have 32 entries. There is also a unified second-level translation cache with 128 entries. The MMU supports 2 MiB megapages and 1 GiB gigapages to reduce translation overheads for large contiguous regions of virtual and physical address space. Note that the U54 does not automatically set the **Accessed** (A) and **Dirty** (D) bits in a Sv39 Page Table Entry (PTE). Instead, the U54 MMU will raise a page fault exception for a read to a page with PTE.A=0 or a write to a page with PTE.D=0. ### 3.8 Local Interrupts The U54 supports up to 16 local interrupt sources that are routed directly to the core. See Chapter 5 for a detailed description of Local Interrupts. # 3.9 Supported Modes The U54 supports RISC-V supervisor and user modes, providing three levels of privilege: machine (M), supervisor (S) and user (U). U-mode provides a mechanism to isolate application processes from each other and from trusted code running in M-mode. S-mode adds a number of additional CSRs and capabilities. See *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10* for more information on the privilege modes. ### 3.10 Physical Memory Protection (PMP) The U54 includes a Physical Memory Protection (PMP) unit compliant with *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10.* PMP can be used to set memory access privileges (read, write, execute) for specified memory regions. The U54 PMP supports 8 regions with a minimum region size of 4 bytes. This section describes how PMP concepts in the RISC-V architecture apply to the U54. The definitive resource for information about the RISC-V PMP is *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10.* ### 3.10.1 Functional Description The U54 includes a PMP unit, which can be used to restrict access to memory and isolate processes from each other. The U54 PMP unit has 8 regions and a minimum granularity of 4 bytes. Overlapping regions are permitted. The U54 PMP unit implements the architecturally defined pmpcfgX CSR pmpcfg0 supporting 8 regions. pmpcfg1, pmpcfg2, and pmpcfg3 are implemented but hardwired to zero. The PMP registers may only be programmed in M-mode. Ordinarily, the PMP unit enforces permissions on S-mode and U-mode accesses. However, locked regions (see Section 3.10.2) additionally enforce their permissions on M-mode. #### 3.10.2 Region Locking The PMP allows for region locking whereby, once a region is locked, further writes to the configuration and address registers are ignored. Locked PMP entries may only be unlocked with a system reset. A region may be locked by setting the L bit in the pmpicfg register. In addition to locking the PMP entry, the L bit indicates whether the R/W/X permissions are enforced on M-Mode accesses. When the L bit is clear, the R/W/X permissions apply to S-mode and U-mode. ### 3.11 Hardware Performance Monitor The U54 Core Complex supports a basic hardware performance monitoring facility compliant with *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10.* The mcycle CSR holds a count of the number of clock cycles the hart has executed since some arbitrary time in the past. The minstret CSR holds a count of the number of instructions the hart has retired since some arbitrary time in the past. Both are 64-bit counters. The hardware performance monitor includes two additional event counters, mhpmcounter3 and mhpmcounter4. The event selector CSRs mhpmevent3 and mhpmevent4 are registers that control which event causes the corresponding counter to increment. The mhpmcounters are 40-bit counters. The event selectors are partitioned into two fields, as shown in Table 3: the lower 8 bits select an event class, and the upper bits form a mask of events in that class. The counter increments if the event corresponding to any set mask bit occurs. For example, if mhpmevent3 is set to 0x4200, then mhpmcounter3 will increment when either a load instruction or a conditional branch instruction retires. An event selector of 0 means "count nothing." Note that in-flight and recently retired instructions may or may not be reflected when reading or writing the performance counters or writing the event selectors. | Machine Hardware Performance Monitor Event Register | | | | |-----------------------------------------------------|------------------------------------------------|--|--| | Ins | truction Commit Events, mhpeventX[7:0] = 0 | | | | Bits | Meaning | | | | 8 | Exception taken | | | | 9 | Integer load instruction retired | | | | 10 | Integer store instruction retired | | | | 11 | Atomic memory operation retired | | | | 12 | System instruction retired | | | | 13 | Integer arithmetic instruction retired | | | | 14 | Conditional branch retired | | | | 15 | JAL instruction retired | | | | 16 | JALR instruction retired | | | | 17 | Integer multiplication instruction retired | | | | 18 | Integer division instruction retired | | | | 19 | Floating-point load instruction retired | | | | 20 | Floating-point store instruction retired | | | | 21 | Floating-point addition retired | | | | 22 | Floating-point multiplication retired | | | | 23 | Floating-point fused multiply-add retired | | | | 24 | Floating-point division or square-root retired | | | | 25 Other floating-point instruction retired | | | | | Microarchitectural Events , mhpeventX[7:0] = 1 | | | | | Bits | Meaning | | | | 8 | Load-use interlock | | | | 9 | Long-latency interlock | | | | 10 | CSR read interlock | | | | 11 | Instruction cache/ITIM busy | | | | 12 | Data cache/DTIM busy | | | | 13 | Branch direction misprediction | | | | 14 | Branch/jump target misprediction | | | | 15 | Pipeline flush from CSR write | | | | 16 | Pipeline flush from other event | | | | 17 | Integer multiplication interlock | | | | 18 | Floating-point interlock | | | | M | emory System Events, mhpeventX[7:0] = 2 | | | | Bits | Meaning | | | | 8 | Instruction cache miss | | | | 9 | Data cache miss or memory-mapped I/O access | | | | 10 | Data cache writeback | | | | 11 | Instruction TLB miss | | | | 12 | Data TLB miss | | | Table 3: mhpmevent Register Description # **Chapter 4** # **Memory Map** The memory map of the U54 Core Complex is shown in Table 4. | Base | Тор | Attr. | Description | Notes | | |----------------|----------------|-------|-------------------|--------------------------|--| | 0×0000_0000 | 0x0000_0FFF | RWX A | Debug | Debug Address | | | | | | | Space | | | 0x0000_1000 | 0x017F_FFFF | | Reserved | | | | 0x0180_0000 | 0x0180_3FFF | RWX A | U54 ITIM (16 KiB) | | | | 0x0180_4000 | 0x01FF_FFFF | | Reserved | | | | 0×0200_0000 | 0x0200_FFFF | RW A | CLINT | | | | 0x0201_0000 | 0x0201_0FFF | RW A | Cache Controller | On Chin Darinhar | | | 0x0201_1000 | 0x07FF_FFFF | | Reserved | On-Chip Peripher-<br>als | | | 0×0800_0000 | 0x0803_FFFF | RWX A | L2 LIM (256 KiB) | ais | | | 0x0804_0000 | 0x09FF_FFFF | | Reserved | | | | 0x0A00_0000 | 0x0BFF_FFFF | RWXCA | L2 Zero device | | | | 0x0C00_0000 | 0x0FFF_FFFF | RW | PLIC | | | | 0x1000_0000 | 0x1FFF_FFFF | | Reserved | | | | 0x2000_0000 | 0x3FFF_FFFF | RWX | Peripheral Port | AXI4 Peripheral | | | | | | (512 MiB) | 70114 i cripilorai | | | 0x4000_0000 | 0x5FFF_FFFF | RWX | System Port | AXI4 System port | | | | | | (512 MiB) | 70tt i Gyotom port | | | 0x8000_0000 | 0x9FFF_FFFF | RWX | Memory Port | Main Memory | | | | | | (512 MiB) | main mornery | | | 0x1_0000_0000 | 0xF_FFFF_FFFF | RWX | Peripheral Port | AXI4 Peripheral | | | | | | (60 GiB) | , starr onprioral | | | 0x10_0000_0000 | 0x3F_FFFF_FFFF | RWX | System Port | AXI4 System port | | | | | | (192 GiB) | 7.5.1.1 Gyotolli polit | | **Table 4:** U54 Core Complex Memory Map. Memory Attributes: **R** - Read, **W** - Write, **X** - Execute, **C** - Cacheable, **A** - Atomics # **Chapter 5** # **Interrupts** This chapter describes how interrupt concepts in the RISC-V architecture apply to the U54 Core Complex. The definitive resource for information about the RISC-V interrupt architecture is *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10.* ### **5.1** Interrupt Concepts The U54 Core Complex supports Machine Mode and Supervisor Mode interrupts. It also has support for the following types of RISC-V interrupts: local and global. Local interrupts are signaled directly to an individual hart with a dedicated interrupt value. This allows for reduced interrupt latency as no arbitration is required to determine which hart will service a given request and no additional memory accesses are required to determine the cause of the interrupt. Software and timer interrupts are local interrupts generated by the Core-Local Interruptor (CLINT). Global interrupts, by contrast, are routed through a Platform-Level Interrupt Controller (PLIC), which can direct interrupts to any hart in the system via the external interrupt. Decoupling global interrupts from the hart(s) allows the design of the PLIC to be tailored to the platform, permitting a broad range of attributes like the number of interrupts and the prioritization and routing schemes. By default, all interrupts are handled in machine mode. For harts that support supervisor mode, it is possible to selectively delegate interrupts to supervisor mode. This chapter describes the U54 Core Complex interrupt architecture. Chapter 6 describes the Core-Local Interruptor. Chapter 7 describes the global interrupt architecture and the PLIC design. The U54 Core Complex interrupt architecture is depicted in Figure 2. Figure 2: U54 Core Complex Interrupt Architecture Block Diagram. ### **5.2 Interrupt Operation** Within a privilege mode m, if the associated global interrupt-enable {ie} is clear, then no interrupts will be taken in that privilege mode, but a pending-enabled interrupt in a higher privilege mode will preempt current execution. If {ie} is set, then pending-enabled interrupts at a higher interrupt level in the same privilege mode will preempt current execution and run the interrupt handler for the higher interrupt level. When an interrupt or synchronous exception is taken, the privilege mode is modified to reflect the new privilege mode. The global interrupt-enable bit of the handler's privilege mode is cleared. ### **5.2.1** Interrupt Entry and Exit When an interrupt occurs: - The value of mstatus.MIE is copied into mcause.MPIE, and then mstatus.MIE is cleared, effectively disabling interrupts. - The privilege mode prior to the interrupt is encoded in mstatus. MPP. - The current pc is copied into the mepc register, and then pc is set to the value specified by mtvec as defined by the mtvec.MODE described in Table 7. At this point, control is handed over to software in the interrupt handler with interrupts disabled. Interrupts can be re-enabled by explicitly setting mstatus.MIE or by executing an MRET instruction to exit the handler. When an MRET instruction is executed, the following occurs: - The privilege mode is set to the value encoded in mstatus. MPP. - The global interrupt enable, mstatus.MIE, is set to the value of mcause.MPIE. - The pc is set to the value of mepc. At this point control is handed over to software. The Control and Status Registers involved in handling RISC-V interrupts are described in Section 5.3. # **5.3 Interrupt Control Status Registers** The U54 Core Complex specific implementation of interrupt CSRs is described below. For a complete description of RISC-V interrupt behavior and how to access CSRs, please consult *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10*. #### 5.3.1 Machine Status Register (mstatus) The mstatus register keeps track of and controls the hart's current operating state, including whether or not interrupts are enabled. A summary of the mstatus fields related to interrupts in the U54 Core Complex is provided in Table 5. Note that this is not a complete description of mstatus as it contains fields unrelated to interrupts. For the full description of mstatus, please consult the *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10.* | | Machine Status Register | | | | | |---------|-------------------------|------|--------------------------------------|--|--| | CSR | mstatus | | | | | | Bits | Field Name Attr. | | Description | | | | 0 | Reserved | WPRI | | | | | 1 | SIE | RW | Supervisor Interrupt Enable | | | | 2 | Reserved | WPRI | | | | | 3 | MIE | RW | Machine Interrupt Enable | | | | 4 | Reserved | WPRI | | | | | 5 | SPIE | RW | Supervisor Previous Interrupt Enable | | | | 6 | Reserved | WPRI | | | | | 7 | MPIE | RW | Machine Previous Interrupt Enable | | | | 8 | SPP | RW | Supervisor Previous Privilege Mode | | | | [10:9] | Reserved | WPRI | | | | | [12:11] | MPP | RW | Machine Previous Privilege Mode | | | **Table 5:** U54 Core Complex mstatus Register (partial) Interrupts are enabled by setting the MIE bit in mstatus and by enabling the desired individual interrupt in the mie register, described in Section 5.3.3. #### **5.3.2** Machine Trap Vector (mtvec) The mtvec register has two main functions: defining the base address of the trap vector, and setting the mode by which the U54 Core Complex will process interrupts. The interrupt processing mode is defined in the lower two bits of the mtvec register as described in Table 7. | Machine Trap Vector Register | | | | | | |------------------------------|------------|----------------------------------------------------|------------------------------------------|--|--| | CSR | | mtvec | | | | | Bits | Field Name | Field Name Attr. Description | | | | | [1:0] | MODE | MODE WARL MODE Sets the interrupt processing mode. | | | | | | | The encoding for the U54 Core Complex | | | | | | | | supported modes is described in Table 7. | | | | [63:2] | BASE[63:2] | WARL | Interrupt Vector Base Address. Requires | | | | | | | 64-byte alignment. | | | Table 6: mtvec Register | MODE Field Encoding mtvec.MODE | | | | |--------------------------------|----------|----------------------------------------------|--| | Value | Name | Description | | | 0x0 | Direct | All exceptions set pc to BASE | | | 0x1 | Vectored | Asynchronous interrupts set pc to BASE + 4 × | | | | | mcause.EXCCODE. | | | ≥ 2 | Reserved | | | **Table 7:** Encoding of mtvec.MODE Note that when in either of the non-CLIC modes, the only interrupts that can be serviced are the architecturally defined software, timer, and external interrupts. See Table 6 for a description of the mtvec register. See Table 7 for a description of the mtvec.MODE field. See Table 11 for the U54 Core Complex interrupt exception code values. #### **Mode Direct** When operating in direct mode all synchronous exceptions and asynchronous interrupts trap to the mtvec.BASE address. Inside the trap handler, software must read the mcause register to determine what triggered the trap. #### **Mode Vectored** While operating in vectored mode, interrupts set the pc to $mtvec.BASE + 4 \times exception$ code. For example, if a machine timer interrupt is taken, the pc is set to mtvec.BASE + 0x1C. Typically, the trap vector table is populated with jump instructions to transfer control to interrupt-specific trap handlers. In vectored interrupt mode, BASE must be 64-byte aligned. All machine external interrupts (global interrupts) are mapped to exception code of 11. Thus, when interrupt vectoring is enabled, the pc is set to address mtvec.BASE + 0x2C for any global interrupt. ### 5.3.3 Machine Interrupt Enable (mie) Individual interrupts are enabled by setting the appropriate bit in the mie register. The mie register is described in Table 8. | Machine Interrupt Enable Register | | | | |-----------------------------------|------------|-------|--------------------------------------| | CSR | mie | | | | Bits | Field Name | Attr. | Description | | 0 | Reserved | WPRI | | | 1 | SSIE | RW | Supervisor Software Interrupt Enable | | 2 | Reserved | WPRI | | | 3 | MSIE | RW | Machine Software Interrupt Enable | | 4 | Reserved | WPRI | | | 5 | STIE | RW | Supervisor Timer Interrupt Enable | | 6 | Reserved | WPRI | | | 7 | MTIE | RW | Machine Timer Interrupt Enable | | 8 | Reserved | WPRI | | | 9 | SEIE | RW | Supervisor External Interrupt Enable | | 10 | Reserved | WPRI | | | 11 | MEIE | RW | Machine External Interrupt Enable | | [15:12] | Reserved | WPRI | | | 16 | LIE0 | RW | Local Interrupt 0 Enable | | 17 | LIE1 | RW | Local Interrupt 1 Enable | | 18 | LIE2 | RW | Local Interrupt 2 Enable | | | | • | | | 31 | LIE15 | RW | Local Interrupt 15 Enable | | [63:32] | Reserved | WPRI | | Table 8: mie Register ### 5.3.4 Machine Interrupt Pending (mip) The machine interrupt pending (mip) register indicates which interrupts are currently pending. The mip register is described in Table 9. | Machine Interrupt Pending Register | | | | |------------------------------------|------------|-------|---------------------------------------| | CSR | mip | | | | Bits | Field Name | Attr. | Description | | 0 | Reserved | WIRI | | | 1 | SSIP | RW | Supervisor Software Interrupt Pending | | 2 | Reserved | WIRI | | | 3 | MSIP | RO | Machine Software Interrupt Pending | | 4 | Reserved | WIRI | | | 5 | STIP | RW | Supervisor Timer Interrupt Pending | | 6 | Reserved | WIRI | | | 7 | MTIP | RO | Machine Timer Interrupt Pending | | 8 | Reserved | WIRI | | | 9 | SEIP | RW | Supervisor External Interrupt Pending | | 10 | Reserved | WIRI | | | 11 | MEIP | RO | Machine External Interrupt Pending | | [15:12] | Reserved | WIRI | | | 16 | LIP0 | RO | Local Interrupt 0 Pending | | 17 | LIP1 | RO | Local Interrupt 1 Pending | | 18 | LIP2 | RO | Local Interrupt 2 Pending | | | | | | | 31 | LIP15 | RO | Local Interrupt 15 Pending | | [63:32] | Reserved | WIRI | | Table 9: mip Register #### 5.3.5 Machine Cause (mcause) When a trap is taken in machine mode, mcause is written with a code indicating the event that caused the trap. When the event that caused the trap is an interrupt, the most-significant bit of mcause is set to 1, and the least-significant bits indicate the interrupt number, using the same encoding as the bit positions in mip. For example, a Machine Timer Interrupt causes mcause to be set to 0x8000\_0000\_0000\_0007. mcause is also used to indicate the cause of synchronous exceptions, in which case the most-significant bit of mcause is set to 0. See Table 10 for more details about the mcause register. Refer to Table 11 for a list of synchronous exception codes. | Machine Cause Register | | | | | |------------------------|----------------|--------|---------------------------------------------|--| | CSR | | mcause | | | | Bits | Field Name | Attr. | Description | | | [9:0] | Exception Code | WLRL | A code identifying the last exception. | | | [62:10] | Reserved | WLRL | | | | 63 | Interrupt | WARL | 1 if the trap was caused by an interrupt; 0 | | | | | | otherwise. | | Table 10: mcause Register | | Int | errupt Exception Codes | |-----------|-----------------------|--------------------------------| | Interrupt | <b>Exception Code</b> | Description | | 1 | 0 | Reserved | | 1 | 1 | Supervisor software interrupt | | 1 | 2 | Reserved | | 1 | 3 | Machine software interrupt | | 1 | 4 | Reserved | | 1 | 5 | Supervisor timer interrupt | | 1 | 6 | Reserved | | 1 | 7 | Machine timer interrupt | | 1 | 8 | Reserved | | 1 | 9 | Supervisor external interrupt | | 1 | 8 | Reserved | | 1 | 11 | Machine external interrupt | | 1 | 12–15 | Reserved | | 1 | 16 | Local Interrupt 0 | | 1 | 17 | Local Interrupt 1 | | 1 | 18–30 | | | 1 | 31 | Local Interrupt 15 | | 1 | ≥ 32 | Reserved | | 0 | 0 | Instruction address misaligned | | 0 | 1 | Instruction access fault | | 0 | 2 | Illegal instruction | | 0 | 3 | Breakpoint | | 0 | 4 | Load address misaligned | | 0 | 5 | Load access fault | | 0 | 6 | Store/AMO address misaligned | | 0 | 7 | Store/AMO access fault | | 0 | 8 | Environment call from U-mode | | 0 | 9 | Environment call from S-mode | | 0 | 10 | Reserved | | 0 | 11 | Environment call from M-mode | | 0 | 12 | Instruction page fault | | 0 | 13 | Load page fault | | 0 | 14 | Reserved | | 0 | 15 | Store/AMO page fault | | 0 | ≥ 16 | Reserved | Table 11: mcause Exception Codes # **5.4 Supervisor Mode Interrupts** The U54 Core Complex supports the ability to selectively direct interrupts and exceptions to supervisor mode, resulting in improved performance by eliminating the need for additional mode changes. This capability is enabled by the interrupt and exception delegation CSRs; mideleg and medeleg, respectively. Supervisor interrupts and exceptions can be managed via supervisor versions of the interrupt CSRs, specifically: stvec, sip, sie, and scause. Machine mode software can also directly write to the sip register, which effectively sends an interrupt to supervisor mode. This is especially useful for timer and software interrupts as it may be desired to handle these interrupts in both machine mode and supervisor mode. The delegation and supervisor CSRs are described in the sections below. The definitive resource for information about RISC-V supervisor interrupts is *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10.* #### 5.4.1 Delegation Registers (m\*deleg) By default, all traps are handled in machine mode. Machine mode software can selectively delegate interrupts and exceptions to supervisor mode by setting the corresponding bits in mideleg and medeleg CSRs. The exact mapping is provided in Table 12 and Table 13 and matches the meause interrupt and exception codes defined in Table 11. Note that local interrupts can not be delegated to supervisor mode. | Machine Interrupt Delegation Register | | | | | |---------------------------------------|------------|---------|----------------------------------------|--| | CSR | | mideleg | | | | Bits | Field Name | Attr. | Description | | | 0 | Reserved | WARL | | | | 1 | MSIP | RW | Delegate Supervisor Software Interrupt | | | [4:2] | Reserved | WARL | | | | 5 | MTIP | RW | Delegate Supervisor Timer Interrupt | | | [8:6] | Reserved | WARL | | | | 9 | MEIP | RW | Delegate Supervisor External Interrupt | | | [63:10] | Reserved | WARL | | | Table 12: mideleg Register | | Machine Exception Delegation Register | | | | |---------|---------------------------------------|---------|---------------------------------------------|--| | CSR | | medeleg | | | | Bits | Field Name | Attr. | Description | | | 0 | | RW | Delegate Instruction Access Misaligned | | | | | | Exception | | | 1 | | RW | Delegate Instruction Access Fault Exception | | | 2 | | RW | Delegate Illegal Instruction Exception | | | 3 | | RW | Delegate Breakpoint Exception | | | 4 | | RW | Delegate Load Access Misaligned Exception | | | 5 | | RW | Delegate Load Access Fault Exception | | | 6 | | RW | Delegate Store/AMO Address Misaligned | | | | | | Exception | | | 7 | | RW | Delegate Store/AMO Access Fault Exception | | | 8 | | RW | Delegate Environment Call from U-Mode | | | 9 | | RW | Delegate Environment Call from S-Mode | | | [11:0] | Reserved | WARL | | | | 12 | | RW | Delegate Instruction Page Fault | | | 13 | | RW | Delegate Load Page Fault | | | 14 | Reserved | WARL | | | | 15 | | RW | Delegate Store/AMO Page Fault Exception | | | [63:16] | Reserved | WARL | | | Table 13: medeleg Register #### 5.4.2 Supervisor Status Register (sstatus) Similar to machine mode, supervisor mode has a register dedicated to keeping track of the hart's current state called sstatus. sstatus is effectively a restricted view of mstatus, described in Section 5.3.1, in that changes made to sstatus are reflected in mstatus and viceversa, with the exception of the machine mode fields, which are not visible in sstatus. A summary of the sstatus fields related to interrupts in the U54 Core Complex is provided in Table 14. Note that this is not a complete description of sstatus as it also contains fields unrelated to interrupts. For the full description of sstatus, consult the *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10.* | | Supervisor Status Register | | | | |--------|----------------------------|---------|--------------------------------------|--| | CSR | | sstatus | | | | Bits | Field Name | Attr. | Description | | | 0 | Reserved | WPRI | | | | 1 | SIE | RW | Supervisor Interrupt Enable | | | [4:2] | Reserved | WPRI | | | | 5 | SPIE | RW | Supervisor Previous Interrupt Enable | | | [7:6] | Reserved | WPRI | | | | 8 | SPP | RW | Supervisor Previous Privilege Mode | | | [12:9] | Reserved | WPRI | | | Table 14: U54 Core Complex sstatus Register (partial) Interrupts are enabled by setting the SIE bit in sstatus and by enabling the desired individual interrupt in the sie register, described in Section 5.4.3. ### 5.4.3 Supervisor Interrupt Enable Register (sie) Supervisor interrupts are enabled by setting the appropriate bit in the sie register. The U54 Core Complex sie register is described in Table 15. | | Supervisor Interrupt Enable Register | | | | |---------|--------------------------------------|-------|--------------------------------------|--| | CSR | | | sie | | | Bits | Field Name | Attr. | Description | | | 0 | Reserved | WPRI | | | | 1 | SSIE | RW | Supervisor Software Interrupt Enable | | | [4:2] | Reserved | WPRI | | | | 5 | STIE | RW | Supervisor Timer Interrupt Enable | | | [8:6] | Reserved | WPRI | | | | 9 | SEIE | RW | Supervisor External Interrupt Enable | | | [63:10] | Reserved | WPRI | | | **Table 15:** sie Register ### 5.4.4 Supervisor Interrupt Pending (sip) The supervisor interrupt pending (sip) register indicates which interrupts are currently pending. The U54 Core Complex sip register is described in Table 16. | | Supervisor Interrupt Pending Register | | | | |---------|---------------------------------------|-------|---------------------------------------|--| | CSR | | | sip | | | Bits | Field Name | Attr. | Description | | | 0 | Reserved | WIRI | | | | 1 | SSIP | RW | Supervisor Software Interrupt Pending | | | [4:2] | Reserved | WIRI | | | | 5 | STIP | RW | Supervisor Timer Interrupt Pending | | | [8:6] | Reserved | WIRI | | | | 9 | SEIP | RW | Supervisor External Interrupt Pending | | | [63:10] | Reserved | WIRI | | | Table 16: sip Register ### 5.4.5 Supervisor Cause Register (scause) When a trap is taken in supervisor mode, scause is written with a code indicating the event that caused the trap. When the event that caused the trap is an interrupt, the most-significant bit of scause is set to 1, and the least-significant bits indicate the interrupt number, using the same encoding as the bit positions in sip. For example, a Supervisor Timer Interrupt causes scause to be set to 0x8000\_0000\_0000\_0005. scause is also used to indicate the cause of synchronous exceptions, in which case the most-significant bit of scause is set to 0. Refer to Table 18 for a list of synchronous exception codes. | Supervisor Cause Register | | | | |---------------------------|------------------------------|--------------------------------------------------------|--| | scause | | | | | Field Name | Attr. | Description | | | Exception Code | WLRL | A code identifying the last exception. | | | Interrupt | WARL | 1 if the trap was caused by an interrupt; 0 otherwise. | | | | Field Name<br>Exception Code | Field Name Attr. Exception Code WLRL | | Table 17: scause Register | | Supervisor Interrupt Exception Codes | | | | |-----------|--------------------------------------|--------------------------------|--|--| | Interrupt | Exception Code | Description | | | | 1 | 0 | Reserved | | | | 1 | 1 | Supervisor software interrupt | | | | 1 | 2 – 4 | Reserved | | | | 1 | 5 | Supervisor timer interrupt | | | | 1 | 6 – 8 | Reserved | | | | 1 | 9 | Supervisor external interrupt | | | | 1 | ≥ 10 | Reserved | | | | 0 | 0 | Instruction address misaligned | | | | 0 | 1 | Instruction access fault | | | | 0 | 2 | Illegal instruction | | | | 0 | 3 | Breakpoint | | | | 0 | 4 | Reserved | | | | 0 | 5 | Load access fault | | | | 0 | 6 | Store/AMO address misaligned | | | | 0 | 7 | Store/AMO access fault | | | | 0 | 8 | Environment call from U-mode | | | | 0 | 9 – 11 | Reserved | | | | 0 | 12 | Instruction page fault | | | | 0 | 13 | Load page fault | | | | 0 | 14 | Reserved | | | | 0 | 15 | Store/AMO Page Fault | | | | 0 | ≥ 16 | Reserved | | | Table 18: scause Exception Codes ### 5.4.6 Supervisor Trap Vector (stvec) By default, all interrupts trap to a single address defined in the stvec register. It is up to the interrupt handler to read scause and react accordingly. RISC-V and the U54 Core Complex also support the ability to optionally enable interrupt vectors. When vectoring is enabled, each interrupt defined in sie will trap to its own specific interrupt handler. Vectored interrupts are enabled when the MODE field of the stvec register is set to 1. | Supervisor Trap Vector Register | | | | | | | | |---------------------------------|------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | CSR | stvec | | | | | | | | Bits | Field Name | Attr. | Description | | | | | | [1:0] | MODE | WARL | MODE determines whether or not interrupt vectoring is enabled. The encoding for the MODE field is described in Table 20. | | | | | | [63:2] | BASE[63:2] | WARL | Interrupt Vector Base Address. Must be aligned on a 128-byte boundary when MODE=1. Note, BASE[1:0] is not present in this register and is implicitly 0. | | | | | Table 19: stvec Register | MODE Field Encoding stvec.MODE | | | | | | |--------------------------------|----------|----------------------------------------------|--|--|--| | Value | Name | Description | | | | | 0 | Direct | All exceptions set pc to BASE | | | | | 1 | Vectored | Asynchronous interrupts set pc to BASE + 4 × | | | | | | | cause. | | | | | ≥ 2 | Reserved | | | | | **Table 20:** Encoding of stvec.MODE If vectored interrupts are disabled (stvec.MODE=0), all interrupts trap to the stvec.BASE address. If vectored interrupts are enabled (stvec.MODE=1), interrupts set the pc to stvec.BASE + $4 \times \text{exception}$ code. For example, if a supervisor timer interrupt is taken, the pc is set to stvec.BASE + $0 \times 14$ . Typically, the trap vector table is populated with jump instructions to transfer control to interrupt-specific trap handlers. In vectored interrupt mode, BASE must be 128-byte aligned. All supervisor external interrupts (global interrupts) are mapped to exception code of 9. Thus, when interrupt vectoring is enabled, the pc is set to address stvec.BASE + 0x24 for any global interrupt. See Table 19 for a description of the stvec register. See Table 20 for a description of the stvec.MODE field. See Table 18 for the U54 Core Complex supervisor mode interrupt exception code values. #### 5.4.7 Delegated Interrupt Handling Upon taking a delegated trap, the following occurs: • The value of sstatus. SIE is copied into sstatus. SPIE, then sstatus. SIE is cleared, effectively disabling interrupts. - The current pc is copied into the sepc register, and then pc is set to the value of stvec. In the case where vectored interrupts are enabled, pc is set to stvec.BASE + 4 × exception code. - The privilege mode prior to the interrupt is encoded in sstatus. SPP. At this point, control is handed over to software in the interrupt handler with interrupts disabled. Interrupts can be re-enabled by explicitly setting sstatus. SIE or by executing an SRET instruction to exit the handler. When an SRET instruction is executed, the following occurs: - The privilege mode is set to the value encoded in sstatus. SPP. - The value of sstatus. SPIE is copied into sstatus. SIE. - The pc is set to the value of sepc. At this point, control is handed over to software. ### 5.5 Interrupt Priorities Local interrupts have higher priority than global interrupts. As such, if a local and a global interrupt arrive at a hart on the same cycle, the local interrupt will be taken if it is enabled. Priorities of local interrupts are determined by the local interrupt ID, with Local Interrupt 15 being highest priority. For example, if both Local Interrupt 15 and Local Interrupt 14 arrive in the same cycle, Local Interrupt 15 will be taken. Local Interrupt 15 is the highest-priority interrupt in the U54 Core Complex. Given that Local Interrupt 15's exception code is also the greatest, it occupies the last slot in the interrupt vector table. This unique position in the vector table allows for Local Interrupt 15's trap handler to be placed in-line, without the need for a jump instruction as with other interrupts when operating in vectored mode. Hence, Local Interrupt 15 should be used for the most latency-sensitive interrupt in the system for a given hart. Individual priorities of global interrupts are determined by the PLIC, as discussed in Chapter 7. U54 Core Complex interrupts are prioritized as follows, in decreasing order of priority: - Local Interrupt 15 - ... - Local Interrupt 0 - Machine external interrupts - Machine software interrupts - Machine timer interrupts - Supervisor external interrupts - · Supervisor software interrupts • Supervisor timer interrupts ### **5.6 Interrupt Latency** Interrupt latency for the U54 Core Complex is 4 cycles, as counted by the numbers of cycles it takes from signaling of the interrupt to the hart to the first instruction fetch of the handler. Global interrupts routed through the PLIC incur additional latency of 3 cycles where the PLIC is clocked by core\_clock\_0. This means that the total latency, in cycles, for a global interrupt is: 4 + 3 × (core\_clock\_0 Hz ÷ core\_clock\_0 Hz). This is a best case cycle count and assumes the handler is cached or located in ITIM. It does not take into account additional latency from a peripheral source. # **Chapter 6** # **Core-Local Interruptor (CLINT)** The CLINT block holds memory-mapped control and status registers associated with software and timer interrupts. The U54 Core Complex CLINT complies with *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10.* ### 6.1 CLINT Memory Map Table 21 shows the memory map for CLINT on SiFive U54 Core Complex. | Address | Width | Attr. | Description | Notes | |-----------|-------|-------|---------------------|-----------------------------| | 0×2000000 | 4B | RW | msip for hart 0 | MSIP Registers (1 bit wide) | | 0x2004008 | | | Reserved | | | | | | | | | 0x200bff7 | | | | | | 0x2004000 | 8B | RW | mtimecmp for hart 0 | MTIMECMP Registers | | 0x2004008 | | | Reserved | | | | | | | | | 0x200bff7 | | | | | | 0x200bff8 | 8B | RW | mtime | Timer Register | | 0x200c000 | | | Reserved | | Table 21: CLINT Register Map # **6.2 MSIP Registers** Machine-mode software interrupts are generated by writing to the memory-mapped control register msip. Each msip register is a 32-bit wide **WARL** register where the upper 31 bits are tied to 0. The least significant bit is reflected in the MSIP bit of the mip CSR. Other bits in the msip register are hardwired to zero. On reset, each msip register is cleared to zero. Software interrupts are most useful for interprocessor communication in multi-hart systems, as harts may write each other's msip bits to effect interprocessor interrupts. ### **6.3 Timer Registers** mtime is a 64-bit read-write register that contains the number of cycles counted from the rtc\_toggle signal described in the U54 Core Complex User Guide. A timer interrupt is pending whenever mtime is greater than or equal to the value in the mtimecmp register. The timer interrupt is reflected in the mtip bit of the mip register described in Chapter 5. On reset, mtime is cleared to zero. The mtimecmp registers are not reset. # 6.4 Supervisor Mode Delegation By default, all interrupts trap to machine mode, including timer and software interrupts. In order for supervisor timer and software interrupts to trap directly to supervisor mode, supervisor timer and software interrupts must first be delegated to supervisor mode. Please see Section 5.4 for more details on supervisor mode interrupts. # Platform-Level Interrupt Controller (PLIC) This chapter describes the operation of the platform-level interrupt controller (PLIC) on the U54 Core Complex. The PLIC complies with *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10* and can support a maximum of 128 external interrupt sources with 7 priority levels. The U54 Core Complex PLIC resides in the core\_clock\_0 timing domain, allowing for relaxed timing requirements. The latency of global interrupts, as perceived by a hart, increases with the ratio of the core\_clock\_0 frequency and the core\_clock\_0 frequency. # 7.1 Memory Map The memory map for the U54 Core Complex PLIC control registers is shown in Table 22. The PLIC memory map has been designed to only require naturally aligned 32-bit memory accesses. | | | | PLIC Register Map | | |-----------------|-------|-------|---------------------------------------|--------------------------------------| | Address | Width | Attr. | Description | Notes | | 0x0C00_0000 | | | Reserved | | | 0x0C00_0004 | 4B | RW | source 1 priority | See Section 7.3 for more | | | | | | information | | 0x0C00_0204 | 4B | RW | source 128 priority | momation | | 0x0C00_0208<br> | | | Reserved | | | 0x0C00_1000 | 4B | RO | Start of pending array | 0 0 1: 741 | | | | | | See Section 7.4 for more | | 0x0C00_1010 | 4B | RO | Last word of pending array | information | | 0x0C00_1014<br> | | | Reserved | | | 0x0C00_2000 | 4B | RW | Start Hart 0 M-Mode interrupt enables | See Section 7.5 for more | | | | | | information | | 0x0C00_2010 | 4B | RW | End Hart 0 M-Mode interrupt enables | | | 0x0C00_2014<br> | | | Reserved | | | 0x0C00_2080 | 4B | RW | Start Hart 0 S-Mode interrupt enables | See Section 7.5 for more | | | | | | information | | 0x0C00_2090 | 4B | RW | End Hart 0 S-Mode interrupt enables | mormation | | 0x0C00_2094<br> | | | Reserved | | | 0x0C20_0000 | 4B | RW | Hart 0 M-Mode priority threshold | See Section 7.6 for more information | | 0x0C20_0004 | 4B | RW | Hart 0 M-Mode claim/com-<br>plete | See Section 7.7 for more information | | 0x0C20_0008<br> | | | Reserved | | | 0x0C20_1000 | 4B | RW | Hart 0 S-Mode priority threshold | See Section 7.6 for more information | | 0x0C20_1004 | 4B | RW | Hart 0 S-Mode claim/com-<br>plete | See Section 7.7 for more information | | 0x0C20_1008<br> | | | Reserved | | | 0×1000_0000 | | | End of PLIC Memory Map | | **Table 22:** SiFive PLIC Register Map. Only naturally aligned 32-bit memory accesses are required. ### 7.2 Interrupt Sources The U54 Core Complex has 128 interrupt sources. These are exposed at the top level via the global\_interrupts signals. Any unused global\_interrupts inputs should be tied to logic 0. These signals are positive-level triggered. In the PLIC, as specified in *The RISC-V Instruction Set Manual, Volume II: Privileged Architecture, Version 1.10*, Global Interrupt ID 0 is defined to mean "no interrupt," hence global\_interrupts[0] corresponds to PLIC Interrupt ID 1. ### 7.3 Interrupt Priorities Each PLIC interrupt source can be assigned a priority by writing to its 32-bit memory-mapped priority register. The U54 Core Complex supports 7 levels of priority. A priority value of 0 is reserved to mean "never interrupt" and effectively disables the interrupt. Priority 1 is the lowest active priority, and priority 7 is the highest. Ties between global interrupts of the same priority are broken by the Interrupt ID; interrupts with the lowest ID have the highest effective priority. See Table 23 for the detailed register description. | PLIC Interrupt Priority Register (priority) | | | | | | |---------------------------------------------|------------|------------------------|---|-------------------------------------------------|--| | Base Address 0x0C00 0000 + 4 × Interrupt ID | | | | | | | Bits | Field Name | Attr. Rst. Description | | | | | [2:0] | Priority | RW | Х | Sets the priority for a given global interrupt. | | | [31:3] | Reserved | RO | 0 | | | Table 23: PLIC Interrupt Priority Registers ### 7.4 Interrupt Pending Bits The current status of the interrupt source pending bits in the PLIC core can be read from the pending array, organized as 5 words of 32 bits. The pending bit for interrupt ID N is stored in bit N mod 32 of word N32. As such, the U54 Core Complex has 5 interrupt pending registers. Bit 0 of word 0, which represents the non-existent interrupt source 0, is hardwired to zero. A pending bit in the PLIC core can be cleared by setting the associated enable bit then performing a claim as described in Section 7.7. | | PLIC Interrupt Pending Register 1 (pending1) | | | | | | | |------|----------------------------------------------|-------------|---|-----------------------------------------------------------|--|--|--| | В | ase Address | 0x0C00_1000 | | | | | | | Bits | Field Name | Attr. Rst. | | Description | | | | | 0 | Interrupt 0 Pend-<br>ing | RO | 0 | Non-existent global interrupt 0 is hard-<br>wired to zero | | | | | 1 | Interrupt 1 Pend-<br>ing | RO | 0 | Pending bit for global interrupt 1 | | | | | 2 | Interrupt 2 Pend-<br>ing | RO | 0 | Pending bit for global interrupt 2 | | | | | | | | | | | | | | 31 | Interrupt 31 Pend-<br>ing | RO | 0 | Pending bit for global interrupt 31 | | | | Table 24: PLIC Interrupt Pending Register 1 | PLIC Interrupt Pending Register 5 (pending5) | | | | | | | |----------------------------------------------|---------------|------------------------|---|--------------------------------------|--|--| | Ва | ase Address | | | 0x0C00_1010 | | | | Bits | Field Name | Attr. Rst. Description | | | | | | 0 | Interrupt 128 | RO | 0 | Pending bit for global interrupt 128 | | | | | Pending | | | | | | | [31:1] | Reserved | WIRI | Х | | | | **Table 25:** PLIC Interrupt Pending Register 5 ## 7.5 Interrupt Enables Each global interrupt can be enabled by setting the corresponding bit in the enables registers. The enables registers are accessed as a contiguous array of $5 \times 32$ -bit words, packed the same way as the pending bits. Bit 0 of enable word 0 represents the non-existent interrupt ID 0 and is hardwired to 0. 64-bit and 32-bit word accesses are supported by the enables array in SiFive RV64 systems. | | PLIC Interrupt Enable Register 1 (enable1) for Hart 0 M-Mode | | | | | | | |------|--------------------------------------------------------------|-------|-------------|------------------------------------------|--|--|--| | В | ase Address | | 0x0C00_2000 | | | | | | Bits | Field Name | Attr. | Rst. | Description | | | | | 0 | Interrupt 0 Enable | RO | 0 | Non-existent global interrupt 0 is hard- | | | | | | | | | wired to zero | | | | | 1 | Interrupt 1 Enable | RW | Х | Enable bit for global interrupt 1 | | | | | 2 | Interrupt 2 Enable | RW | Х | Enable bit for global interrupt 2 | | | | | | | | | | | | | | 31 | Interrupt 31 | RW | Х | Enable bit for global interrupt 31 | | | | | | Enable | | | | | | | **Table 26:** PLIC Interrupt Enable Register 1 for Hart 0 M-Mode | PLIC Interrupt Enable Register 5 (enable5) for Hart 0 S-Mode | | | | | | |--------------------------------------------------------------|-------------------------|-------------|------|-------------------------------------|--| | В | ase Address | 0x0C00_2090 | | | | | Bits | Field Name | Attr. | Rst. | Description | | | 0 | Interrupt 128<br>Enable | RW | Х | Enable bit for global interrupt 128 | | | [31:1] | Reserved | RO | 0 | | | **Table 27:** PLIC Interrupt Enable Register 5 for Hart 0 S-Mode # 7.6 Priority Thresholds The U54 Core Complex supports setting of an interrupt priority threshold via the threshold register. The threshold is a **WARL** field, where the U54 Core Complex supports a maximum threshold of 7. The U54 Core Complex masks all PLIC interrupts of a priority less than or equal to threshold. For example, a threshold value of zero permits all interrupts with non-zero priority, whereas a value of 7 masks all interrupts. | PLIC Interrupt Priority Threshold Register (threshold) | | | | | | | | |--------------------------------------------------------|-------------|-------------|---|-----------------------------|--|--|--| | Ва | ase Address | 0x0C20_0000 | | | | | | | [2:0] | Threshold | RW | Χ | Sets the priority threshold | | | | | [31:3] | Reserved | RO | 0 | | | | | Table 28: PLIC Interrupt Threshold Register # 7.7 Interrupt Claim Process A U54 Core Complex hart can perform an interrupt claim by reading the claim/complete register (Table 29), which returns the ID of the highest-priority pending interrupt or zero if there is no pending interrupt. A successful claim also atomically clears the corresponding pending bit on the interrupt source. A U54 Core Complex hart can perform a claim at any time, even if the MEIP bit in its mip (Table 9) register is not set. The claim operation is not affected by the setting of the priority threshold register. ### 7.8 Interrupt Completion A U54 Core Complex hart signals it has completed executing an interrupt handler by writing the interrupt ID it received from the claim to the claim/complete register (Table 29). The PLIC does not check whether the completion ID is the same as the last claim ID for that target. If the completion ID does not match an interrupt source that is currently enabled for the target, the completion is silently ignored. | | PLIC Claim/Complete Register (claim) | | | | | |--------|---------------------------------------------------|----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | В | Base Address | | | 0x0C20_0004 | | | [31:0] | Interrupt Claim/<br>Complete for Hart<br>0 M-Mode | RW | X | A read of zero indicates that no interrupts are pending. A non-zero read contains the id of the highest pending interrupt. A write to this register signals completion of the interrupt id written. | | Table 29: PLIC Interrupt Claim/Complete Register for Hart 0 M-Mode # **Level 2 Cache Controller** This chapter describes the functionality of the Level 2 Cache Controller used in the U54 Core Complex. ### 8.1 Level 2 Cache Controller Overview The SiFive Level 2 Cache Controller is used to provide access to fast copies of memory for masters in a Core Complex. The Level 2 Cache Controller also acts as directory-based coherency manager. The SiFive Level 2 Cache Controller offers extensive flexibility as it allows for several features in addition to the Level 2 Cache functionality. These include memory-mapped access to L2 Cache RAM for disabled cache ways, scratchpad functionality, way masking and locking, ECC support with error tracking statistics, error injection, and interrupt signaling capabilities. These features are described in Section 8.2. ### 8.2 Functional Description The U54 Core Complex L2 Cache Controller is configured into 2 banks. Each bank contains 128 sets of 8 ways and each way contains a 64-byte block. This subdivision into banks helps facilitate increased available bandwidth between CPU masters and the L2 Cache as each bank has its own dedicated TL-C inner port. As such, multiple requests to different banks may proceed in parallel. The outer Memory port(s) of the L2 Cache Controller is shared among all banks and typically connected to cacheable memory. The overall organization of the L2 Cache Controller is depicted in Figure 3. See the U54 Core Complex User Guide for detailed information regarding the Memory port. Figure 3: Organization of the SiFive L2 Cache Controller ### 8.2.1 Way Enable and the L2 Loosely Integrated Memory (L2-LIM) Similar to the ITIM discussed in Chapter 3, the SiFive Level 2 Cache Controller allows for its SRAMs to act either as direct addressed memory in the Core Complex address space or as a cache that is controlled by the L2 Cache Controller and which can contain a copy of any cacheable address. When cache ways are disabled, they are addressable in the L2 Loosely Integrated Memory (L2-LIM) address space as described in the U54 Core Complex memory map in Chapter 4. Fetching instructions or data from the L2-LIM provides deterministic behavior equivalent to an L2 cache hit, with no possibility of a cache miss. Accesses to L2-LIM are always given priority over cache way accesses, which target the same L2 cache bank. Out of reset, all ways, except for way 0, are disabled. Cache ways can be enabled by writing to the WayEnable register described in Section 8.4.2. Once a cache way is enabled, it can not be disabled unless the U54 Core Complex is reset. The highest numbered L2 Cache Way is mapped to the lowest L2-LIM address space, and way 1 occupies the highest L2-LIM address range. As L2 cache ways are enabled, the size of the L2-LIM address space shrinks. The mapping of L2 cache ways to L2-LIM address space is show in Figure 4. Figure 4: Mapping of L2 Cache Ways to L2-LIM Addresses ### 8.2.2 Way Masking and Locking The SiFive L2 Cache Controller can control the amount of cache memory a CPU master is able to allocate into by using the WayMaskX register described in Section 8.4.4. Note that WayMaskX registers only affect allocations, and reads can still occur to ways that are masked. As such, it becomes possible to lock down specific cache ways by masking them in all WayMaskX registers. In this scenario, all masters can still read data in the locked cache ways but cannot evict data. ### 8.2.3 L2 Scratchpad The SiFive L2 Cache Controller has a dedicated scratchpad address region that allows for allocation into the cache using an address range which is not memory backed. This address region is denoted as the L2 Zero Device in the Memory Map in Chapter 4. Writes to the scratchpad region allocate into cache ways that are enabled and not masked. Care must be taken with the scratchpad, however, as there is no memory backing this address space. Cache evictions from addresses in the scratchpad result in data loss. The main advantage of the L2 Scratchpad over the L2-LIM is that it is a cacheable region allowing for data stored to the scratchpad to also be cached in a master's L1 data cache resulting in faster access. The recommended procedure for using the L2 Scratchpad is as follows: - 1. Use the WayEnable register to enable the desired cache ways. - Designate a single master that will allocate into the scratchpad. For this procedure, we designate this master as Master S. All other masters (CPU and non-CPU) are denoted as Masters X. - 3. Masters X: Write to the WayMaskX register to mask the ways that are to be used for the scratchpad. This prevents Masters X from evicting cache lines in the designated scratchpad ways. - 4. Master S: Write to the WayMaskX register to mask all ways *except* the ways that are to be used for the scratchpad. At this point, Master S should only be able to allocate into the cache ways meant to be used as a scratchpad. - 5. Master S: Write scratchpad data into the L2 Scratchpad address range (L2 Zero Device). - 6. Master S: Repeat steps 4 and 5 for each way to be used as scratchpad. - 7. Master S: Use the WayMaskX register to mask the scratchpad ways for Master S so that it is no longer able to evict cache lines from the designated scratchpad ways. - 8. At this point, the scratchpad ways should contain the scratchpad data, with all masters able to read, write, and execute from this address space, and no masters able to evict the scratchpad contents. # 8.3 Memory Map The L2 Cache Controller memory map is shown in Table 30. | Offset | Name | Description | |--------|-----------------|------------------------------------------------------------------| | 0×000 | Config | Information about the Cache Configuration | | 0x008 | WayEnable | The index of the largest way which has been enabled. May | | | | only be increased. | | 0x040 | ECCInjectError | Inject an ECC Error | | 0×100 | DirECCFixLow | The low 32-bits of the most recent address to fail ECC | | 0x104 | DirECCFixHigh | The high 32-bits of the most recent address to fail ECC | | 0x108 | DirECCFixCount | Reports the number of times an ECC error occured | | 0x140 | DatECCFixLow | The low 32-bits of the most recent address to fail ECC | | 0x144 | DatECCFixHigh | The high 32-bits of the most recent address to fail ECC | | 0x148 | DatECCFixCount | Reports the number of times an ECC error occured | | 0x160 | DatECCFailLow | The low 32-bits of the most recent address to fail ECC | | 0x164 | DatECCFailHigh | The high 32-bits of the most recent address to fail ECC | | 0x168 | DatECCFailCount | Reports the number of times an ECC error occured | | 0x200 | Flush64 | Flush the phsyical address equal to the 64-bit written data from | | | | the cache | | 0x240 | Flush32 | Flush the physical address equal to the 32-bit written data << 4 | | | | from the cache | | 0×800 | WayMask0 | Master 0 way mask register | | 0x808 | WayMask1 | Master 1 way mask register | | 0x810 | WayMask2 | Master 2 way mask register | | 0x818 | WayMask3 | Master 3 way mask register | | 0x820 | WayMask4 | Master 4 way mask register | | 0x828 | WayMask5 | Master 5 way mask register | | 0x830 | WayMask6 | Master 6 way mask register | | 0x838 | WayMask7 | Master 7 way mask register | | 0x840 | WayMask8 | Master 8 way mask register | | 0x848 | WayMask9 | Master 9 way mask register | | 0x850 | WayMask10 | Master 10 way mask register | | 0x858 | WayMask11 | Master 11 way mask register | | 0x860 | WayMask12 | Master 12 way mask register | | 0x868 | WayMask13 | Master 13 way mask register | | 0x870 | WayMask14 | Master 14 way mask register | | 0x878 | WayMask15 | Master 15 way mask register | | 0x880 | WayMask16 | Master 16 way mask register | | 0x888 | WayMask17 | Master 17 way mask register | | 0x890 | WayMask18 | Master 18 way mask register | | 0x898 | WayMask19 | Master 19 way mask register | | 0x8A0 | WayMask20 | Master 20 way mask register | Table 30: Register offsets within the L2 Cache Controller Control Memory Map # 8.4 Register Descriptions This section describes the functionality of the memory-mapped registers in the Level 2 Cache Controller. ### 8.4.1 Cache Configuration Register (config) The Config Register can be used to programmatically determine information regarding the cache size and organization. | Config: Information about the Cache Configuration (Config) | | | | | | | |------------------------------------------------------------|--------------|---------------------------------|-----|-----------------------------------------------|--|--| | Registe | | | | | | | | Bits | Field Name | Attr. Rst. Description | | | | | | [7:0] | Banks | R0 | 0x4 | Number of banks in the cache | | | | [15:8] | Ways | R0 0x10 Number of ways per bank | | | | | | [23:16] | lgSets | R0 | 0x9 | Base-2 logarithm of the sets per bank | | | | [31:24] | lgBlockBytes | R0 | 0x6 | Base-2 logarithm of the bytes per cache block | | | **Table 31:** Config: Information about the Cache Configuration ### 8.4.2 Way Enable Register (WayEnable) The WayEnable register determines which ways of the Level 2 Cache Controller are enabled as cache. Cache ways that are not enabled are mapped into the U54 Core Complex's L2-LIM (Loosely Integrated Memory) as described in the memory map in Chapter 4. This register is initialized to 0 on reset and may only be increased. This means that, out of reset, only a single L2 cache way is enabled, as one cache way must always remain enabled. Once a cache way is enabled, the only way to map it back into the L2-LIM address space is by a reset. #### 8.4.3 Cache Flush Registers (Flush\*) The U54 Core Complex L2 Cache Controller provides two registers that can be used for flushing specific cache blocks. Flush64 is a 64-bit write-only register that flushes the cache block containing the address written. Flush32 is a 32-bit write-only register that flushes a cache block containing the written address left shifted by 4 bytes. In both registers, all bits must be written in a single access for the flush to take effect. #### 8.4.4 Way Mask Registers (WayMask\*) The WayMaskX register allows a master connected to the L2 Cache Controller to specify which L2 cache ways can be evicted by master X. Masters can still access memory cached in masked ways. The mapping between masters and their L2 master IDs is shown in Table 34. At least one cache way must be enabled. It is recommended to set/clear bits in this register using atomic operations. | WayMas | WayMask0: Master 0 way mask register (WayMask0) | | | | | | |---------|-------------------------------------------------|-------|------|----------------------------|--|--| | Registe | Register Offset | | ) | | | | | Bits | Field Name | Attr. | Rst. | Description | | | | 0 | WayMask0[0] | RW | 0×1 | Enable way 0 for Master 0 | | | | 1 | WayMask0[1] | RW | 0×1 | Enable way 1 for Master 0 | | | | 2 | WayMask0[2] | RW | 0×1 | Enable way 2 for Master 0 | | | | 3 | WayMask0[3] | RW | 0×1 | Enable way 3 for Master 0 | | | | 4 | WayMask0[4] | RW | 0×1 | Enable way 4 for Master 0 | | | | 5 | WayMask0[5] | RW | 0×1 | Enable way 5 for Master 0 | | | | 6 | WayMask0[6] | RW | 0x1 | Enable way 6 for Master 0 | | | | 7 | WayMask0[7] | RW | 0×1 | Enable way 7 for Master 0 | | | | 8 | WayMask0[8] | RW | 0x1 | Enable way 8 for Master 0 | | | | 9 | WayMask0[9] | RW | 0x1 | Enable way 9 for Master 0 | | | | 10 | WayMask0[10] | RW | 0x1 | Enable way 10 for Master 0 | | | | 11 | WayMask0[11] | RW | 0x1 | Enable way 11 for Master 0 | | | | 12 | WayMask0[12] | RW | 0x1 | Enable way 12 for Master 0 | | | | 13 | WayMask0[13] | RW | 0x1 | Enable way 13 for Master 0 | | | | 14 | WayMask0[14] | RW | 0x1 | Enable way 14 for Master 0 | | | | 15 | WayMask0[15] | RW | 0x1 | Enable way 15 for Master 0 | | | | [63:16] | Reserved | | | | | | Table 32: WayMask0: Master 0 way mask register . . . | WayMas | WayMask20: Master 20 way mask register (WayMask20) | | | | | | |---------|----------------------------------------------------|-------|------|-----------------------------|--|--| | Registe | Register Offset | | ) | | | | | Bits | Field Name | Attr. | Rst. | Description | | | | 0 | WayMask20[0] | RW | 0×1 | Enable way 0 for Master 20 | | | | 1 | WayMask20[1] | RW | 0×1 | Enable way 1 for Master 20 | | | | 2 | WayMask20[2] | RW | 0×1 | Enable way 2 for Master 20 | | | | 3 | WayMask20[3] | RW | 0x1 | Enable way 3 for Master 20 | | | | 4 | WayMask20[4] | RW | 0×1 | Enable way 4 for Master 20 | | | | 5 | WayMask20[5] | RW | 0×1 | Enable way 5 for Master 20 | | | | 6 | WayMask20[6] | RW | 0×1 | Enable way 6 for Master 20 | | | | 7 | WayMask20[7] | RW | 0×1 | Enable way 7 for Master 20 | | | | 8 | WayMask20[8] | RW | 0×1 | Enable way 8 for Master 20 | | | | 9 | WayMask20[9] | RW | 0×1 | Enable way 9 for Master 20 | | | | 10 | WayMask20[10] | RW | 0×1 | Enable way 10 for Master 20 | | | | 11 | WayMask20[11] | RW | 0x1 | Enable way 11 for Master 20 | | | | 12 | WayMask20[12] | RW | 0x1 | Enable way 12 for Master 20 | | | | 13 | WayMask20[13] | RW | 0×1 | Enable way 13 for Master 20 | | | | 14 | WayMask20[14] | RW | 0x1 | Enable way 14 for Master 20 | | | | 15 | WayMask20[15] | RW | 0x1 | Enable way 15 for Master 20 | | | | [63:16] | Reserved | | | | | | Table 33: WayMask20: Master 20 way mask register | Master ID | Description | |-----------|-----------------------| | 0 | AXI4 front port ID #0 | | 1 | AXI4 front port ID #1 | | 2 | AXI4 front port ID #1 | | 3 | AXI4 front port ID #3 | | 4 | Core 0 DCache | | 5 | Core 0 ICache | Table 34: Master IDs in the L2 Cache Controller # **Debug** This chapter describes the operation of SiFive debug hardware, which follows *The RISC-V Debug Specification 0.13*. Currently only interactive debug and hardware breakpoints are supported. # 9.1 Debug CSRs This section describes the per-hart trace and debug registers (TDRs), which are mapped into the CSR space as follows: | CSR Name | Description | Allowed Access Modes | |----------|-----------------------------------|----------------------| | tselect | Trace and debug register select | D, M | | tdata1 | First field of selected TDR | D, M | | tdata2 | Second field of selected TDR | D, M | | tdata3 | Third field of selected TDR | D, M | | dcsr | Debug control and status register | D | | dpc | Debug PC | D | | dscratch | Debug scratch register | D | Table 35: Debug Control and Status Registers The dcsr, dpc, and dscratch registers are only accessible in debug mode, while the tselect and tdata1-3 registers are accessible from either debug mode or machine mode. ### 9.1.1 Trace and Debug Register Select (tselect) To support a large and variable number of TDRs for tracing and breakpoints, they are accessed through one level of indirection where the tselect register selects which bank of three tdata1-3 registers are accessed via the other three addresses. The tselect register has the format shown below: | Trace and Debug Select Register | | | | |---------------------------------|------------|-------|----------------------------------------------| | CSR | tselect | | | | Bits | Field Name | Attr. | Description | | [31:0] | index | WARL | Selection index of trace and debug registers | Table 36: tselect CSR The index field is a **WARL** field that does not hold indices of unimplemented TDRs. Even if index can hold a TDR index, it does not guarantee the TDR exists. The type field of tdata1 must be inspected to determine whether the TDR exists. ### 9.1.2 Trace and Debug Data Registers (tdata1-3) The tdata1-3 registers are XLEN-bit read/write registers selected from a larger underlying bank of TDR registers by the tselect register. | Trace and Debug Data Register 1 | | | | | |---------------------------------|------------------------------|-------------------|---------------------------------------------|--| | CSR | tdata1 | | | | | Bits | Field Name Attr. Description | | | | | [27:0] | | TDR-Specific Data | | | | [31:28] | type | RO | Type of the trace & debug register selected | | | | | | by tselect | | Table 37: tdata1 CSR | Trace and Debug Data Registers 2 and 3 | | | | |----------------------------------------|------------------------------|--|--| | CSR | tdata2/3 | | | | Bits | Field Name Attr. Description | | | | [31:0] | TDR-Specific Data | | | Table 38: tdata2/3 CSRs The high nibble of tdata1 contains a 4-bit type code that is used to identify the type of TDR selected by tselect. The currently defined types are shown below: | Туре | Description | |------|----------------------------| | 0 | No such TDR register | | 1 | Reserved | | 2 | Address/Data Match Trigger | | ≥ 3 | Reserved | **Table 39:** tdata Types The dmode bit selects between debug mode (dmode=1) and machine mode (dmode=1) views of the registers, where only debug mode code can access the debug mode view of the TDRs. Any attempt to read/write the tdata1-3 registers in machine mode when dmode=1 raises an illegal instruction exception. ### 9.1.3 Debug Control and Status Register (dcsr) This register gives information about debug capabilities and status. Its detailed functionality is described in *The RISC-V Debug Specification 0.13*. #### 9.1.4 Debug PC dpc When entering debug mode, the current PC is copied here. When leaving debug mode, execution resumes at this PC. #### 9.1.5 Debug Scratch dscratch This register is generally reserved for use by Debug ROM in order to save registers needed by the code in Debug ROM. The debugger may use it as described in *The RISC-V Debug Specification 0.13*. # 9.2 Breakpoints The U54 Core Complex supports two hardware breakpoint registers per hart, which can be flexibly shared between debug mode and machine mode. When a breakpoint register is selected with tselect, the other CSRs access the following information for the selected breakpoint: | CSR Name | Breakpoint Alias | Description | |----------|------------------|----------------------------| | tselect | tselect | Breakpoint selection index | | tdata1 | mcontrol | Breakpoint match control | | tdata2 | maddress | Breakpoint match address | | tdata3 | N/A | Reserved | **Table 40:** TDR CSRs when used as Breakpoints ### 9.2.1 Breakpoint Match Control Register mcontrol Each breakpoint control register is a read/write register laid out in Table 41. | Breakpoint Control Register (mcontrol) | | | | | |----------------------------------------|----------|-------|------|-------------------------------------| | Register Offset | | CSR | | | | Bits | Field | Attr. | Rst. | Description | | | Name | | | | | 0 | R | WARL | X | Address match on LOAD | | 1 | W | WARL | X | Address match on STORE | | 2 | X | WARL | X | Address match on Instruction FETCH | | 3 | U | WARL | X | Address match on User Mode | | 4 | S | WARL | X | Address match on Supervisor Mode | | 5 | Reserved | WPRI | X | Reserved | | 6 | М | WARL | X | Address match on Machine Mode | | [10:7] | match | WARL | X | Breakpoint Address Match type | | 11 | chain | WARL | 0 | Chain adjacent conditions. | | [17:12] | action | WARL | 0 | Breakpoint action to take. 0 or 1. | | 18 | timing | WARL | 0 | Timing of the breakpoint. Always 0. | | 19 | select | WARL | 0 | Perform match on address or data. | | | | | | Always 0. | | 20 | Reserved | WPRI | X | Reserved | | [26:21] | maskmax | RO | 4 | Largest supported NAPOT range | | 27 | dmode | RW | 0 | Debug-Only access mode | | [31:28] | type | RO | 2 | Address/Data match type, always 2 | **Table 41:** Test and Debug Data Register 3 The type field is a 4-bit read-only field holding the value 2 to indicate this is a breakpoint containing address match logic. The bpaction field is an 8-bit read-write **WARL** field that specifies the available actions when the address match is successful. The value 0 generates a breakpoint exception. The value 1 enters debug mode. Other actions are not implemented. The R/W/X bits are individual **WARL** fields, and if set, indicate an address match should only be successful for loads/stores/instruction fetches, respectively, and all combinations of implemented bits must be supported. The M/S/U bits are individual **WARL** fields, and if set, indicate that an address match should only be successful in the machine/supervisor/user modes, respectively, and all combinations of implemented bits must be supported. The match field is a 4-bit read-write **WARL** field that encodes the type of address range for breakpoint address matching. Three different match settings are currently supported: exact, NAPOT, and arbitrary range. A single breakpoint register supports both exact address matches and matches with address ranges that are naturally aligned powers-of-two (NAPOT) in size. Breakpoint registers can be paired to specify arbitrary exact ranges, with the lower-numbered breakpoint register giving the byte address at the bottom of the range and the higher-numbered breakpoint register giving the address 1 byte above the breakpoint range, and using the chain bit to indicate both must match for the action to be taken. NAPOT ranges make use of low-order bits of the associated breakpoint address register to encode the size of the range as follows: | maddress | Match type and size | |----------|-----------------------------------| | aaaaaaa | Exact 1 byte | | aaaaaaa0 | 2-byte NAPOT range | | aaaaa01 | 4-byte NAPOT range | | aaaa011 | 8-byte NAPOT range | | aaa0111 | 16-byte NAPOT range | | aa01111 | 32-byte NAPOT range | | | | | a011111 | 2 <sup>31</sup> -byte NAPOT range | Table 42: NAPOT Size Encoding The maskmax field is a 6-bit read-only field that specifies the largest supported NAPOT range. The value is the logarithm base 2 of the number of bytes in the largest supported NAPOT range. A value of 0 indicates that only exact address matches are supported (1-byte range). A value of 31 corresponds to the maximum NAPOT range, which is $2^{31}$ bytes in size. The largest range is encoded in maddress with the 30 least-significant bits set to 1, bit 30 set to 0, and bit 31 holding the only address bit considered in the address comparison. To provide breakpoints on an exact range, two neighboring breakpoints can be combined with the chain bit. The first breakpoint can be set to match on an address using action of 2 (greater than or equal). The second breakpoint can be set to match on address using action of 3 (less than). Setting the chain bit on the first breakpoint prevents the second breakpoint from firing unless they both match. #### 9.2.2 Breakpoint Match Address Register (maddress) Each breakpoint match address register is an XLEN-bit read/write register used to hold significant address bits for address matching and also the unary-encoded address masking information for NAPOT ranges. ### 9.2.3 Breakpoint Execution Breakpoint traps are taken precisely. Implementations that emulate misaligned accesses in software will generate a breakpoint trap when either half of the emulated access falls within the address range. Implementations that support misaligned accesses in hardware must trap if any byte of an access falls within the matching range. Debug-mode breakpoint traps jump to the debug trap vector without altering machine-mode registers. Machine-mode breakpoint traps jump to the exception vector with "Breakpoint" set in the mcause register and with badaddr holding the instruction or data address that caused the trap. ### 9.2.4 Sharing Breakpoints Between Debug and Machine Mode When debug mode uses a breakpoint register, it is no longer visible to machine mode (that is, the tdrtype will be 0). Typically, a debugger will leave the breakpoints alone until it needs them, either because a user explicitly requested one or because the user is debugging code in ROM. ### 9.3 Debug Memory Map This section describes the debug module's memory map when accessed via the regular system interconnect. The debug module is only accessible to debug code running in debug mode on a hart (or via a debug transport module). ### 9.3.1 Debug RAM and Program Buffer (0x300-0x3FF) The U54 Core Complex has 16 32-bit words of program buffer for the debugger to direct a hart to execute arbitrary RISC-V code. Its location in memory can be determined by executing aiupc instructions and storing the result into the program buffer. The U54 Core Complex has two 32-bit words of debug data RAM. Its location can be determined by reading the DMHARTINFO register as described in the RISC-V Debug Specification. This RAM space is used to pass data for the Access Register abstract command described in the RISC-V Debug Specification. The U54 Core Complex supports only general-purpose register access when harts are halted. All other commands must be implemented by executing from the debug program buffer. In the U54 Core Complex, both the program buffer and debug data RAM are general-purpose RAM and are mapped contiguously in the Core Complex memory space. Therefore, additional data can be passed in the program buffer, and additional instructions can be stored in the debug data RAM. Debuggers must not execute program buffer programs that access any debug module memory except defined program buffer and debug data addresses. The U54 Core Complex does not implement the DMSTATUS.anyhavereset or DMSTATUS.allhavereset bits. ### 9.3.2 Debug ROM (0x800-0xfff) This ROM region holds the debug routines on SiFive systems. The actual total size may vary between implementations. ### 9.3.3 Debug Flags (0x100-0x110, 0x400-0x7FF) The flag registers in the debug module are used for the debug module to communicate with each hart. These flags are set and read used by the debug ROM and should not be accessed by any program buffer code. The specific behavior of the flags is not further documented here. #### 9.3.4 Safe Zero Address In the U54 Core Complex, the debug module contains the address 0x0 in the memory map. Reads to this address always return 0, and writes to this address have no impact. This property allows a "safe" location for unprogrammed parts, as the default mtvec location is 0x0. # References Visit the SiFive forums for support and answers to frequently asked questions: https://forums.sifive.com [1] A. Waterman and K. Asanovic, Eds., The RISC-V Instruction Set Manual, Volume I: User-Level ISA, Version 2.2, May 2017. [Online]. Available: https://riscv.org/specifications/ [2] ——, The RISC-V Instruction Set Manual Volume II: Privileged Architecture Version 1.10, May 2017. [Online]. Available: https://riscv.org/specifications/